Low-power Test Pattern Generator design for BIST via Non-Uniform Cellular Automata

dc.authoridKilic, Hurevren/0000-0002-9058-0365
dc.authoridKILIC, HUREVREN/0000-0003-2647-8451
dc.authorscopusid16642447800
dc.authorscopusid6602543253
dc.authorwosidKilic, Hurevren/V-4236-2019
dc.authorwosidKilic, Hurevren/F-8253-2012
dc.contributor.authorKiliç, H
dc.contributor.authorÖktem, L
dc.contributor.otherComputer Engineering
dc.date.accessioned2024-07-05T15:09:39Z
dc.date.available2024-07-05T15:09:39Z
dc.date.issued2005
dc.departmentAtılım Universityen_US
dc.department-tempOrean Ltd, Danbury, CT 06810 USAen_US
dc.descriptionKilic, Hurevren/0000-0002-9058-0365; KILIC, HUREVREN/0000-0003-2647-8451en_US
dc.description.abstractAn efficient low-power Test Pattern Generator (TPG) design for Built-In Self-Test (BIST) is introduced. The approach uses the Non-Uniform Cellular Automata (NUCA) model. For our purpose, we designed a polynomial-time algorithm that converts the test pattern generation problem into the classical combinatorial problem called Minimum Set Covering (MSC) which is known to be NP-Complete. Solutions to the MSC problems give the low-power design topology for the test pattern sequence. Comparative analysis of the experimental results showed that even though the obtained designs lack in wiring uniformity they are promising in terms of overall performance criteria based on fault-coverage, test length, used area and dynamic power consumed.en_US
dc.identifier.citationcount8
dc.identifier.doi10.1109/VDAT.2005.1500058
dc.identifier.endpage215en_US
dc.identifier.isbn780390601
dc.identifier.scopus2-s2.0-33745454065
dc.identifier.startpage212en_US
dc.identifier.urihttps://doi.org/10.1109/VDAT.2005.1500058
dc.identifier.urihttps://hdl.handle.net/20.500.14411/1219
dc.identifier.wosWOS:000233985300055
dc.institutionauthorKılıç, Hürevren
dc.language.isoenen_US
dc.publisherIeeeen_US
dc.relation.ispartofInternational Symposium on VLSI Design, Automation and Test -- APR 27-29, 2005 -- Hsinchu, TAIWANen_US
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanıen_US
dc.rightsinfo:eu-repo/semantics/closedAccessen_US
dc.scopus.citedbyCount11
dc.subject[No Keyword Available]en_US
dc.titleLow-power Test Pattern Generator design for BIST via Non-Uniform Cellular Automataen_US
dc.typeConference Objecten_US
dc.wos.citedbyCount8
dspace.entity.typePublication
relation.isAuthorOfPublication27e7437e-ade6-4ff4-9395-851c0ee9f537
relation.isAuthorOfPublication.latestForDiscovery27e7437e-ade6-4ff4-9395-851c0ee9f537
relation.isOrgUnitOfPublicatione0809e2c-77a7-4f04-9cb0-4bccec9395fa
relation.isOrgUnitOfPublication.latestForDiscoverye0809e2c-77a7-4f04-9cb0-4bccec9395fa

Files

Collections